# LIQUID CRYSTAL DISPLAY MODULE M 1 6 3 2 USER MANUAL Seiko Instruments Inc. #### PREFACE This manual describes technical informations on functions and instructions of M1632 from Seiko Instruments Inc. Please read this instruction manual carefully to understand all the module functions and make the best use of them. Description details may be changed without notice. ## Revision Record | Edition | Revision | <u>Da</u> | te | |---------|--------------------|-----------|------| | 1 | Original | April | 1985 | | 2 | Completely revised | Jan. | 1987 | Seiko Instruments Inc. 1987 Printed in Japan #### 1. GENERAL #### 1.1 General The M1632 is a low-power-consumption dot-matrix liquid crystal display (LCD) module with a high-contrast wide-view TN LCD panel and a CMOS LCD drive controller built in. The controller has a built-in character generator ROM/RAM, and display data RAM. All the display functions are controlled by instructions and the module can easily be interfaced with an MPU. This makes the module applicable to a wide range of purposes including terminal display units for microcomputers and display units for measuring gages. #### 1.2 Features - · 16-character, two-line TN liquid crystal display of 5 x 7 dot matrix + cursor - · Duty ratio: 1/16 - Character generator ROM for 192 character types (character font: 5 x 7 dot matrix) - Character generator RAM for eight character types (program write) (character font: 5 x 7 dot matrix) - · 80 x 8 bit display data RAM (80 characters maximum) - · Interface with four-bit and eight-bit MPUs possible - · Display data RAM and character generator RAM readable from MPU - · Many instruction functions Display Clear, Cursor Home, Display ON/OFF, Cursor ON/OFF, Display Character Blink, Cursor Shift, and Display Shift - · Built-in oscillator circuit - · +5 V single power supply - Built-in automatic reset circuit at power-on - CMOS process - · Operating temperature range: 0°C to 50°C # 1.3 Dimensions Diagram Unit: mm/inch General tolerance: ± 0.5 mm | Figure | 1 | Dimensions | diagran | _ | |--------|---|------------|---------|---| |--------|---|------------|---------|---| | | Ge | neral to | erance: | 2 U.5 mm | |-----|--------|----------|---------------------------|----------------------| | No. | Symbol | Level | T | Function | | 1 | Vss | - | | 0V (GND) | | 2 | Vcc | - | Power | 5V ±10% | | 3 | Vec | - | Supply | for LCD Drive | | 4 | RS | H/L | H: Data Ir<br>L: Instruct | ıput | | 5 | R/W | H/L | H:READ | <u> </u> | | 6 | E | H, Z | Enable Sig | | | 7 | DB0 | H/L | | 1 | | 8 | DBT | H/L | 1 1 | | | 9 | DB2 | H/L | | | | 10_ | DB3_ | НД | į | | | 11 | DB4 | H/L | Data Bus | | | 12 | DB5 | H/L | | | | 13 | DB6 | IIL | | | | 14 | DB7 | H/L | | | | 15 | V+ BL | • | Back<br>Light | 4 - 4.2V<br>50-200mA | | 16 | V- BL | - | Supply | 0V (GND) | # 1.4 Block Diagram # 1.5 Absolute Maximum Ratings $V_{SS} = 0 V$ | | Cumbal | Standard | Unit | Remarks | |------------------------|------------------|------------------------------------------|------|-----------| | Item | Symbol | Standard | | | | Power supply | V <sub>DD</sub> | - 0.3 to + 7.0 | | | | voltage | V <sub>LC</sub> | $V_{DD} = 13.5 \text{ to } V_{DD} + 0.3$ | V | | | Input voltage | Vin | - 0.3 to V <sub>DD</sub> + 0.3, | V | | | Operating temperature | Topr | 0 to +50 | °C | | | Storage<br>temperature | T <sub>stg</sub> | - 20 to + 60 | °C | At 50% RH | # 1.6 Electrical Characteristics $V_{DD} = 5 V \pm 5\%$ , $V_{SS} = 0 V$ , $T_A = 0$ °C to 50°C | | | | 00 | | | | | |-------------------|-------------------|------------------|----------------------------------------------|--------------------|----------|--------------------|-------| | | | T | و در انداز در در | | Standard | · | Unit | | lter | n · | Symbol | Conditions | Min. | Тур. | Max. | O/1/C | | Input | High | V <sub>IH1</sub> | | 2.2 | - | V <sub>DD</sub> | V | | voltage | Low | V <sub>IL1</sub> | | 0 | _ | 0.6 | V | | Output | High | V <sub>OH1</sub> | - I <sub>OH</sub> = 0.205 mA | 2.4 | _ | - | V | | voltage<br>(TTL) | Low | V <sub>OL1</sub> | l <sub>OL</sub> = 1.2 mA | _ | - | 0.4 | V | | Output | High | V <sub>OH2</sub> | - I <sub>OH</sub> = 0.04 mA | 0.9V <sub>DD</sub> | ~ | - | V | | voltage<br>(CMOS) | Low | V <sub>OL2</sub> | I <sub>OL</sub> = 0.04 mA | - | | 0.1V <sub>DD</sub> | V | | Power s | upoly | V <sub>DD</sub> | | 4.75 | 5.00 | 5.25 | V | | volta | • • • • | -V <sub>LC</sub> | V <sub>DD</sub> = 5 V, T <sub>A</sub> = 25°C | - | 0.25 | | V | | Curre | ent | IDD | | | 2.0 | 3.0 | mA | | | consumption . ILC | | V <sub>LC</sub> = 0.25V | - | - | 1.0 | rnA | | Clock oscillation | | fosc | Resistance oscillation | 190 | 270 | 350 | kHz | # 1.7 Optical Characteristics # 1.7.1 Optical characteristics Maximum viewing angle: 6 o'clock ( $\mathcal{G} = 0$ °) $T_A = 25$ °C, $V_{opr} = 4.75$ V | | | | · • • • • • • • • • • • • • • • • • | | | |--------------------------------------------------|-------------------------------------------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Symbol | Conditions | Min. | Тур. | Max. | Remarks | | | | 35 | - | - | See Notes 1 and 2. | | 02-01 | | 5 | 8 | _ | See Note 3. | | ton | | _ | 60 ms | 70 ms | See Note 4. | | <del> </del> | $\theta = 25^{\circ}$ , $\emptyset = 0^{\circ}$ | - | 150 ms | 170 ms | See Note 4. | | | | 0.35° Ø = 0° | Symbol Conditions $\theta_2 - \theta_1 C \ge 2.0 , \ \varnothing = 0^{\circ} \qquad 35$ $C \qquad \theta = 25^{\circ} , \ \varnothing = 0^{\circ} \qquad 5$ $t_{on} \qquad \theta = 25^{\circ} , \ \varnothing = 0^{\circ} \qquad -$ | Symbol Conditions $\theta_2 - \theta_1 C \ge 2.0 , \emptyset = 0^{\circ} 35 \qquad -$ $C \theta = 25^{\circ} , \emptyset = 0^{\circ} 5 \qquad 8$ $t_{on} \theta = 25^{\circ} , \emptyset = 0^{\circ} - \qquad 60 \text{ ms}$ | Symbol Conditions Will. Typ: $\theta_2 - \theta_1 C \ge 2.0 , \varnothing = 0^{\circ} 35 \qquad - \qquad -$ $C \theta = 25^{\circ} , \varnothing = 0^{\circ} 5 \qquad 8 \qquad -$ $t_{on} \theta = 25^{\circ} , \varnothing = 0^{\circ} \qquad - \qquad 60 \text{ ms} \qquad 70 \text{ ms}$ | Note 1: Definition of angles $\varnothing$ and $\theta$ Note 2: Definition of viewing angles $\theta_1$ and $\theta_2$ Cmax. Contrast C 2.0 Viewing angle Note 3: Definition of contrast C Brightness (reflection) of unselected dot (B2) Brightness (reflection) of selected dot (B1) Note 4: Definition of response time V<sub>opr</sub>: Operating voltage (V) f<sub>FRM</sub>: Frame frequency (Hz) t<sub>on</sub>: Response time (rise)(ms) t<sub>off</sub>: Response time (fall)(ms) # 1.7.2 Recommended operating voltage The viewing angle and screen contrast of the LCD panel can be varied by changing the liquid crystal operating voltage (Vopr), that is VLC. The optical characteristics is influenced by an ambient temperature. The recommended value of Vopr for an ambient temperatures are shown below. | Temperature (°C) | 0 | 10 | 25 | 40 | 50 | |------------------------------|------|------|------|------|------| | Voltage V <sub>opr</sub> (V) | 5.00 | 4.90 | 4.75 | 4.60 | 4.50 | V<sub>opr</sub> = V<sub>DD</sub> - V<sub>LC</sub> # 2. OPERATING INSTRUCTIONS # 2.1 Terminal Functions Table 1 Terminal functions | Signal name | No. of<br>terminals | 1/0 | Destination | Function | |------------------------------------|---------------------|-------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DB <sub>0</sub> to DB <sub>3</sub> | 4 | 1/0 | MPU | Tristate bidirectional lower four data buses: Data is read from the module to the MPU or written to the module from the MPU through the buses. If the interface data is 4 bits, the signals are not used. | | DB <sub>4</sub> to DB <sub>7</sub> | 4 | 1/0 | MPU | Tristate bidirectional upper four data buses: Data is read from the module to the MPU or written to the module from the MPU through the buses. DB <sub>7</sub> is also used as a busy flag. | | E | 1 | Input | MPU | Operation start signal: The signal activates data write or read. | | R∕W | 1 | Input | MPU | Read (R) and Write (W) selection signals 0: Write 1: Read | | RS | 1 | Input | MPU | Register selection signals 0: Instruction register (Write) Busy flag and address counter (Read) 1: Data register (Write and Read) | | V <sub>L</sub> C | 1 | - | Power supply | Power supply terminal for driving liquid crystal display: The screen contrast can be varied by changing $V_{LC}$ . | | V <sub>DD</sub> | 1 | - | Power supply | +5V | | Vss | 1 | _ | Power supply | Ground terminal: 0 V | # 2.2 Basic Operations #### 2.2.1 Registers The controller has two kinds of eight-bit registers: the instruction register (IR) and the data register (DR). They are selected by the register select (RS) signal as shown in Table 2. The IR stores instruction codes such as Display Clear and Cursor Shift, and the address information of display data RAM (DD RAM) and character generator RAM (GG RAM). They can be written from the MPU, but cannot be read to the MPU. The DR temporarily stores data to be written into DD RAM or CG RAM, or read from DD RAM or CG RAM. When data is written into DD RAM or CG RAM from the MPU, the data in the DR is automatically written into DD RAM or CG RAM by internal operation. However, when data is read from DD RAM or CG RAM, the necessary data address is written into the IR. The specified data is read out to the DR and then the MPU reads it from the DR. After the read operation, the next address is set and DD RAM or CG RAM data at the address is read into the DR for the next read operation. Table 2 Register selection | RS | R/W | Operation | |----|-----|---------------------------------------------------------------------------------------------| | 0 | 0 | IR selection, IR write. Internal operation: Display clear | | 0 | 1 | Busy flag (DB <sub>7</sub> ) and address counter (DB <sub>0</sub> to DB <sub>6</sub> ) read | | 1 | 0 | DR selection, DR write. Internal operation: DR to DD RAM or CG RAM | | 1 | 1 | DR selection, DR read. Internal operation : DD RAM or CG RAM to DR | # 2.2.2 Busy flag (BF) The flag indicates whether the module is ready to accept the next instruction. As shown in Table 2, the signal is output to DB7 if RS = 0 and $R/\overline{W}=1$ . If the value is 1, the module is working internally and the instruction cannot be accepted. If the value is 0, the next instruction can be written. Therefore, the flag status needs to be checked before executing an instruction. If an instruction is executed without checking the flag status, wait for more than the execution time shown by 2.4 Instruction Outline. # 2.2.3 Address counter (AC) The counter specifies an address when data is written into DD RAM or CG RAM and the data stored in DD RAM or CG RAM is read out. If an Address Sct instruction (for DD RAM or CG RAM) is written in the IR, the address information is transferred from the IR to the AC. When display data is written into or read from DD RAM or CG RAM, the AC is automatically incremented or decremented by one according to the Entry Mode Set. The contents of the AC are output to DB0 to DB6 as shown in Table 2 if RS = 0 and R/W = 1. ## 2.2.4 Display data RAM (DD RAM) DD RAM has a capacity of up to $80 \times 8$ bits and stores display data of 80 eight-bit character codes. Some storage areas of DD RAM which are not used for display can be used as general data RAM. A DD RAM address to be set in the AC is expressed in hexadecimal form as follows. 00H to 0FH of the DD RAM address is set in the line 1, and $40\mathrm{H}$ to $4\mathrm{FH}$ in the line 2. Note: The addresses in the digit 16 of line 1 and the digit 1 of line 2 are not consecutive. | , | | | | | | | | | | | | | | | | | Display digit | |--------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---------------| | | | | | | | | | | | | 1 | | | | | | DD RAM | | Line 2 | 40 | 41 | 42 | 43 | 44 | 45 | 46 | 47 | 48 | 49 | 4A | 48 | 4C | 4D | 4E | 4F | address | If the display is shifted, DD RAM address 00H to 27H are displayed in line 1 and 40H to 67H in line 2. The following figures are examples of display shifts. #### \*Left shift | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | Display digit | |--------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---------------| | Line 1 | 01 | 02 | 03 | 04 | 05 | 06 | 07 | 08 | 09 | 0A | 0В | 0C | 00 | 0E | OF | 10 | DD RAM | | Line 2 | 41 | 42 | 43 | 44 | 45 | 46 | 47 | 48 | 49 | 4A | 4B | 4C | 4D | 4E | 4F | 50 | address | \*Right shift | i | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9. | 10 | 11 | 12 | 13 | 14 | 15 | 16 | Display digit | |--------|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|---------------| | | | | | | | | | | 1 | T | | | | | | | DD RAM | | Line 2 | 67 | 40 | 41 | 42 | 43 | 44 | 45 | 46 | 47 | 48 | 49 | 4A | '4В | 40 | 4D | 4E | address | # 2.2.5 Character generator ROM (CG ROM) Character generator ROM generates 192 types of 5 x 7 dot-matrix character patterns from eight-bit character codes. Table 3 shows the correspondence between the CG ROM character codes and character patterns. # 2.2.6 Character generator RAM (CG RAM) CG RAM is used to create character patterns freely by programming. Eight types of character patterns can be written. Table 4 shows the character patterns created from CG RAM addresses and data. To display a created character pattern, the character code in the left column of the table is written into DD RAM corresponding to the display position (digit). The areas not used for display are available as general data RAM. Table 3 Correspondence between character codes and character patterns | Table 3 Correspondence between character codes and character patterns | | | | | | | | | | | | | |-----------------------------------------------------------------------|-------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|-----------------------------------------|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0000 | 2<br>0010 | 5<br>0011 | 7 0100 | ه<br>0101 | ر<br>0110 | テ<br>0111 | 1010 | 1011 | 1100 | 1101 | 1110 | 1111 | | CG<br>RAM<br>(1) | | | :::: | | •• | •••• | • | •••• | .:: | •••• | | | | (2) | | : | | | | ·::: | ::: | | :::: | •••• | | | | (3) | :: | :::: | | : | ::: | | :" | .:: | : <u>:</u> : | .:: <b>:</b> | :::: | | | (4) | :::: | : | | :: | : | : | : | :::: | | | :::. | :::: | | (5) | | ::: | | | ::: | | ·. | | | ::: | ļ <b>!</b> | :::: | | (6) | # | | | | :::: | 1 | :: | | | | :::: | | | (7) | | ::::: | | ii | | i: | ::: | | | | :::: | :::: | | (8) | : | ::: | | | :: | 11 | ::: | ::::: | .::· | | | | | (1) | :: | :::: | | :::: | | :::: | .: | .:: | :::: | | | :::: | | (2) | | ::: | | :.:: | | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | | ::: | | : :: | : | 1 | | (3) | ::::: | :: | | :::: | | ::: | | | :: | | | | | (4) | | :: | | | <b>!</b> :: | .: | ::: | | <b>!</b> | :::: | :: | : | | (5) | :: | ·:· | 1 | | | | ::: | :: | | ::: | :::: | | | (6) | | | | | ::`i | : | | | ••• | : | <u> </u> | | | (7) | :: | ::- | | | | | ::: | | | | | | | | | • • • • • • • • • • • • • • • • • • • • | | | | | | : | | ::: | | | | | (3) (4) (5) (6) (7) (8) (1) (5) (6) (7) (8) (7) (8) (1) (1) (1) (2) (3) | CG RAM (1) (2) (3) (4) (5) (6) (7) (1) (2) (3) (1) (2) (3) (4) (5) (6) (7) (1) (1) (2) (1) (2) (3) (4) (5) (6) (7) (8) (1) (1) (2) (2) (3) (4) (5) (6) (7) (8) (7) (8) (8) (9) (1) (1) (1) (2) (2) (3) (4) (5) (6) (7) (8) (7) (8) (8) (9) (1) (1) (1) (2) (3) (4) (5) (6) (7) (8) (8) | CG RAM (1) (2) (3) (4) (5) (6) (7) (1) (2) (3) (1) (5) (6) (7) (1) (2) (1) (2) (3) (3) (4) (5) (6) (7) (7) (8) (1) (1) (2) (3) (4) (5) (6) (7) (7) (8) (8) (9) (1) (1) (1) (2) (2) (3) (4) (5) (5) (6) (7) (7) (8) (8) (9) (1) (1) (1) (2) (2) (3) (4) (5) (5) (6) (7) (8) (8) (9) (1) (1) (1) (2) (2) (3) (4) (5) (5) (6) (7) (7) (8) (8) (8) (9) (1) (1) (1) (2) (2) (3) (4) (5) (5) (6) (7) (7) (8) (8) (8) (9) (9) (1) (1) (1) (1) (2) (2) (3) (4) (4) (5) (5) (6) (7) (7) (8) (8) (9) (9) (1) (1) (1) (1) (2) (2) (3) (4) (4) (5) (5) (6) (7) (7) (8) (8) (8) (9) (9) (9) (9) (9 | O 2 7 7 CG AM AM AM (2) AM AM AM (3) AM AM AM (5) AM AM AM (6) AM AM AM (7) AM AM AM (1) AM AM AM (2) AM AM AM (3) AM AM AM (4) AM AM AM (5) AM AM AM (4) AM AM AM (5) AM AM AM (5) AM AM AM (5) AM AM AM (6) AM AM AM (7) AM AM AM (6) AM AM AM (7) AM AM AM (6) AM | CO 2 7 7 8 CO 0010 0011 0100 0101 CCG IIII IIIII IIIIIII (2) IIIIIIIIII IIIIIIIIIIIIIIIIIIIIIIIIIIIIIIIIIIII | C O O O O O O O O O O O O O O O O O O O | C 0000 2 7 000 7 0101 8 0101 7 0110 7 0111 CGRAM (1) 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | C O O O O O O O O O O O O O O O O O O O | C O O O O O O O O O O O O O O O O O O O | O O O O O O O O O O O O O O O O O O O | OOOD 22 7 8 6 7 1010 1011 1100 1101 CCG 1 1 1 1 1 1 1 1 (2) 1 1 1 1 1 1 1 1 1 (3) 1 1 1 1 1 1 1 1 1 (3) 1 2 1 1 1 1 1 1 (3) 1 2 1 1 1 1 1 1 (3) 1 1 1 1 1 1 1 1 (6) 2 1 1 1 1 1 1 1 (7) 2 1 1 1 1 1 1 1 (8) 1 1 1 1 1 1 1 1 (1) 1 | OOO QOO TOO OOO | Table 4 Relationships between CG RAM addresses and character codes (DD RAM) and character patterns (CG RAM data) | Character code<br>(DD RAM data) | CG RAN | A address | Character pattern<br>(CG RAM data) | |-------------------------------------------|---------------------|-----------------------------------------------------------------------------|------------------------------------| | 7 6 5 4 3 2 1 0<br>←Upper bit Lower bit → | 5 4 3<br>-Upper bit | 2 1 0<br>Lower bit → | 7 6 5 4 3 2 1 0 | | 0000*000 | 0 0 0 | 0 0 0 0 0 0 0 0 1 0 1 0 1 1 1 1 0 0 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | * * * 1 1 1 1 0 | | 0000 * 001 | 0 0 1 | 0 0 0<br>0 0 1<br>0 1 0<br>0 1 .1<br>1 0 0<br>1 1 0 1<br>1 1 0 | position * * * 1 0 0 0 1 | | | | 0 0 0 | * * * | | 0000 * 111 | 1 1 1 | 1 0 0<br>1 0 1<br>1 1 0<br>1 1 1 | * * * | - Notes: In CG RAM data, 1 corresponds to Selection and 0 to Non-selection on the display. - · Character code bits 0 to 2 and CG RAM address bits 3 to 5 correspond with each other (three bits, eight types). - CG RAM address bits 0 to 2 specify a line position for a character pattern. Line 8 of a character pattern is the cursor position where the logical sum of the cursor and CG RAM data is displayed. Set the data of line 8 to 0 to display the cursor. If the data is changed to 1, one bit lights, regardless of the cursor. The character pattern column positions correspond to CG RAM data bits 0 to 4 and bit 4 comes to the left end. CG RAM data bits 5 to 7 are not displayed but can be used as general data RAM. When reading a character pattern from CG RAM, set to 0 all of character code bits 4 to 7. Bits 0 to 2 determine which pattern will be read out. Since bit 3 is not valid, 00H and 08H select the same character. # 2.3 Timing Characteristics # 2.3.1 Write timing characteristics $V_{DD}$ = 5.0 V ± 5%, $V_{SS}$ = 0 V, $T_A$ = 0°C to 50°C | | | | Stand | dard | Unit | | |---------------------------|-------------|--------------------|-------|----------|------|--| | ltem | | Symbol | Min. | Max. | JOHN | | | Enable cycle time | | t <sub>CYC</sub> E | 1000 | - | ns | | | Enable pulse width | High level | PWEH | 450 | - | ns | | | Enable rise and fall time | | ter,ter | _ | 25 | ns | | | Setup time | RS, R∕W → E | tas | 140 | - | ns | | | Address hold time | | t <sub>AH</sub> | 10 | - | ns | | | Data setup time | | t <sub>DSW</sub> | 195 | <b>-</b> | ns | | | Data hold time | | t <sub>H</sub> | 10 | | ns | | ## Write operation Figure 3 Data write from MPU to module # 2.3.2 Read timing characteristics $V_{DD} = 5.0 V \pm 5\%$ , $V_{SS} = 0$ V, $T_A = 0$ °C to 50°C | ltem | • | S | Stan | dard | (1:4 | |---------------------------|------------------|----------------------------------|------|------|------| | item | | Symbol | Min. | Max. | Unit | | Enable cycle time | | tcycE | 1000 | _ | ns | | Enable pulse width | PW <sub>EH</sub> | 450 | | ns | | | Enable rise and fall time | , | t <sub>Er</sub> ,t <sub>Ef</sub> | _ | 25 | ns | | Setup time | RS, R∕W−E | tas | 140 | | ns | | Address hold time | | t <sub>AH</sub> | 10 | _ | rıs | | Data delay time | | todr | _ | 320 | ns | | Data hold time | | tii | 20 | _ | ns | ## Read operation Figure 4 Data read from module to MPU ## Instruction Outline Table 5 List of instructions | | | | | | Ço | de | | | | | | Execu- | |--------------------------------------------|----|-----|-----|------------|------|-----------------|-----|----------------------------------------------------------------------------------------------------|-----------------------------------|---------------|--------------------------------------------------------------------------------------------------------------|--------------| | Instruction | ŔŚ | ivw | 087 | D86 | 085 | DB <sub>4</sub> | DB3 | DB <sub>2</sub> | OB <sub>1</sub> | 080 | Function | tion<br>time | | (1) Display clear | 0 | 0 | 0 | 0. | 0 | 0 | 0 | 0 | 0 | 1 | Clears all display and returns cursor to home position (address 0) | 1.64 ms | | (2) Cursor Home | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | • | Returns cursor to home position. Shifted display returns to home position and DD RAM contents do not change. | 1.64 ms | | (3) Entry Mode Set | 0 | ٥ | 0 | С | 0 | 0 | 0 | , | ио<br>1 | <b>s</b><br>O | Sets direction of cursor movement and whether display will be shifted when data is written or read | 40 JIS | | (4) Display. ON / OFF control | 0 | 0 | n | 0 | 0 | ŋ | , | 1, | С | n | Turns ON/OFF total display (D) and cursor (C), and makes cursor position column start blinking (B) | 40 µs | | (5) Cursor/Display Shift | 0 | 0 | 0 | 0 | 0 | 1 | s/c | IV. | • . | | Moves cursor and shifts display without changing DD RAM contents | 40 µS | | (G) Function Set | o | n | | n | 1 | DL | , | | | | Sets interface data length (DL) | 40 jis | | (7) CG RAM Address Set | 0 | ٥ | 0 | 1 | | | А | cG | | | Sets CG RAM address to start transmitting or receiving CG RAM data | 40 JJS | | .(9) DD RAM Address<br>Set | 0 | ° | , | | | | Aug | \ | | | Sets DD RAM address to start transmitting or receiving DD RAM data | 40 µS | | (9) BF/Address Read | 0 | , | Bt | | AC . | | | Reads BF indicating module in internal operation and AC contents (used for both CG RAM and DD RAM) | 0 115 | | | | | (10) Data Write to CG<br>RAM or DD RAM | , | 0 | | Write Data | | | | | Writes data into DD RAM or CG RAM | 40 µs | | | | (11) Data Read from<br>CG RAM or DD<br>RAM | 1 | , | | | | Read | Dat | a | | • | Reads data from DD RAM or CG RAM | 40 µS | • : Invalid bit A<sub>CG</sub>: CG RAM address A<sub>DD</sub>: DD RAM address I/D = 1 : Increment C = 1 : Cursor ON R/L = 1 : Right shift I/D = 0 : Decrement C = 0 : Cursor OFF R/L = 0 : Laft shift 5 = 1 : Display shift 5 = 0 : No display shift B = 1 : Blink ON B = 0 : Blink OFF DL = 1 : 8 bits DL - 0 : 4 bits D = 1 : Display ON S/C = 1 : Display BF = 1 : Internal operation shift S/C = 0 : Cursor in progress BF = 0 : Instruction can be movement accepted D = 0 : Display OFF #### MIN.140.1002 / 112 #### 2.5 Instruction Details ## (1) Display Clear | | | $R\overline{W}$ | • | | | | | | | DB <sub>0</sub> | |------|---|-----------------|---|---|---|---|---|---|---|-----------------| | Code | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Display Clear clears all display and returns cursor to home position (address 0). Space code 20 (hexadecimal) is written into all the addresses of DD RAM, and DD RAM address 0 is set to the AC. If shifted, the display returns to the original position. After execution of the Display Clear instruction, the entry mode is incremented. Note: When executing the Display Clear instruction, follow the restrictions listed in Table 6. #### (2) Cursor Home Cursor Home returns cursor to home position (address 0). DD RAM address 0 is set to the AC. The cursor returns to the home position. If shifted, the display returns to the original position. The DD RAM contents do not change. If the cursor or blinking is ON, it returns to the left side. Note: When executing the Cursor Home instruction, follow the restrictions listed in Table 6. Table 6 Restrictions on execution of Display Clear and Cursor Home instructions | Conditions of use | . Restrictions | |----------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | When executing the Display Clear or Cursor Home instruction when the display is shifted (after execution of Display Shift instruction) | The Cursor Home instruction should be executed again immediately after the Display Clear or Cursor Home instruction is executed. Do not leave an interval of a multiple of 400/f <sub>osc</sub> * second after the first execution. Example: 1.5 ms, 3 ms, 4.5 ms for f <sub>osc</sub> = 270 kHz *f <sub>osc</sub> : Oscillation frequency | | When 23 <sub>H</sub> , 77 <sub>H</sub> , 63 <sub>H</sub> , or 67 <sub>H</sub> is used as a DD RAM address to execute Cursor Home instruction | Before executing the Cursor Home instruction, the data of the four DD RAM addresses given at the left should be read and saved. After execution, write the data again in DD RAM. (This restriction is necessary to prevent the contents of the DD RAM addresses from being destroyed after the Cursor Home instruction has been executed.) | ## (3) Entry Mode Set | | • | | | | 1 | | | | | | | |------|----|-----|-----------------|---|---|---|---|-----|---------|-----|---| | | RS | R/W | DB <sub>7</sub> | | | | | ,,, | <u></u> | DBo | • | | Code | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | I/D | S | | Entry Mode Set sets the direction of cursor movement and whether display will be shifted. I/D: The DD RAM address is incremented or decremented by one when a character code is written into or read from DD RAM. This is also true for writing into or reading from CG RAM. When I/D = 1, the address is incremented by one and the cursor or blink moves to the right. When I/D = 0, the address is decremented by one and the cursor or blink moves to the left. S: If S = 1, the entire display is shifted either to the right or left for writing into DD RAM. The cursor position does not change, only the display moves. There is no display shift for reading from DD RAM. When S = 1 and I/D = 1, the display shifts to the left. When S = 1 and I/D = 0, the display shifts to the right. If S = 0, the display does not shift. ## (4) Display ON/OFF Control. | | RS | R/W | DB <sub>7</sub> | | <del></del> | · | | | | DBo | | |------|----|-----|-----------------|---|-------------|---|---|---|---|-----|--| | Code | 0 | 0 | 0 | 0 | 0 | 0 | 1 | D | С | В | | Display ON/OFF Control turns the total display and the cursor ON and OFF, and makes the cursor position start blinking. Cursor ON/OFF and blinking is done at the column indicated by the specified DD RAM address by the AC. D: When D = 1, the display is turned ON. When D = 0, the display is turned OFF. If D=0 is used, display data remains in DD RAM. Change 0 to 1 to display data. C: When C = 1, the cursor is displayed. When C = 0, the cursor is not displayed. The cursor is displayed in the dot line below the $5 \times 7$ dot-matrix character fonts. If the cursor is OFF, display data is written into DD RAM in the order specified by I/D. B: When B = 1, the character at the cursor position starts blinking. When B = 0, it does not blink. For blinking, all-black dots and the character are switched about every 0.4 seconds. The cursor and blinking can be set at the same time. (5) Cursor/Display Shift | | RS | R/W | DB <sub>7</sub> | | | | | | | $DB_0$ | | |------|----|-----|-----------------|---|---|---|-----|-----|---|--------|----------------| | Code | 0 | 0 | 0 | 0 | 0 | 1 | S/C | R/L | * | * | * :Invalid bit | Cursor/Display Shift moves the cursor and shifts the display without changing the DD RAM contents. The cursor position and the AC contents match. This instruction is available for display correction and retrieval because the cursor position or display can be shifted without writing or reading display data. Since the DD RAM capacity is 40-character and two lines, the cursor is shifted from digit 40 of line 1 to digit 1 of line 2. Displays of lines 1 and 2 are shifted at the same time. Therefore, the display pattern of line 2 is not shifted to line 1. | S/C | R/L | Operation | |-----|-----|----------------------------------------------------------------------| | 0 | 0 | The cursor position is shifted to the left (the AC decrements one). | | 0 | · 1 | The cursor position is shifted to the right (the AC increments one). | | 1 | 0 | The entire display is shifted to the left with the cursor. | | 1 | 1 | The entire display is shifted to the right with the cursor. | Note: If only display shift is done, the AC contents do not change. #### (6) Function Set Function Set sets the interface data length. The Function Set instruction must be executed prior to all other instructions except for Busy Flng/Address Read. If another instruction is executed first, no function instruction except changing the interface data length can be executed. ## Remarks: Initialization The system is automatically initialized at power-on if the following power supply conditions are satisfied. \*toff: Time when power supply is OFF if cut instantaneously or turned ON and OFF repeatedly The following instructions are executed for initialization. - $5 \times 7$ dot-matrix character font: 1/8 duty - · Display clear · Function Set DL = 1: Interface data length: 8 bits · Display ON/OFF Control D = 0: Display OFF C = 0: Cursor OFF B = 0: Blink OFF · Entry mode I/O = 1: Increment S = 0: No display shift Since the condition is not suitable for the M1632, further function setting is necessary. If automatic initialization is not executed because the above power supply conditions are not satisfied, use the instruction from next page on. #### (a) Interface data length: Eight bits End of initialization ## (7) CG RAM Address Set | | RS | R/W | DB <sub>7</sub> | | | | | , | ٠. | DBo | • | |--------|----|-----|-----------------|---|--------------|-------|-----|-----|--------|-------|---| | Code 🖔 | 0 | 0 | 0 | 1 | Α | Α | A | Α | Α | A | 1 | | | | | i | | <b>-</b> -Up | per b | oit | Lov | ver bi | it -> | | CG RAM addresses expressed as binary AAAAAA are set to the AC. Then data in CG RAM is written from or read to the MPU. ## (8) DD RAM Address Set DD RAM addresses expressed as binary AAAAAAA are set to the AC. Then data in DD RAM is written from or read to the MPU. The addresses used for display in line 1 (AAAAAAA) are 00H to 27H and those for line 2 (AAAAAAA) are 40H to 67H. # (9) Busy Flag/Address Read The BF signal is read out, indicating that the module is working internally because of the previous instruction. When BF = 1, the module is working internally and the next instruction cannot be accepted until the BF value becomes 0. When BF = 0, the next instruction can be accepted. Therefore, make sure that BF = 0 before writing the next instruction. The $\Lambda C$ values of binary $\Lambda\Lambda\Lambda\Lambda\Lambda\Lambda\Lambda$ are read out at the same time as reading the busy flag. The $\Lambda C$ addresses are used for both CG RAM and DD RAM but the address set before execution of the instruction determines which address is to be used. # (10) Data Write to CG RAM or DD RAM | | RS | RW | DB <sub>7</sub> | | | | | | | .DB0 | |------|-------------|----|-----------------|-------|-----|---|---|-----|-------|------| | Code | 1 | 0 | D | D | D | D | ۵ | D | D | D | | | <del></del> | | - <b>√</b> -Up | per b | oit | | | Lov | wer b | it → | Binary eight-bit data DDDDDDDD is written into CG RAM or DD RAM. The CG RAM Address Set instruction of (7) or the DD RAM Address Set instruction of (8) before this instruction selects either RAM. After the write operation, the address and display shift are determined by the entry mode setting. # ; (11) Data Read from CG RAM or DD RAM | | RS | R/W | DB <sub>7</sub> | | | | | | | DB <sub>0</sub> | |------|----------|-----|-----------------|-------|-----|---|---|-----|--------|-----------------| | Code | 1 | 1 | D | D | D | D | Δ | D | D | D | | , | <u> </u> | | <b>→</b> Ur | per b | oit | • | | Low | er bit | : → | Binary eight-bit data DDDDDDDD is read from CG RAM or DD RAM. The CG RAM Address Set instruction of (7) or the DD RAM Address Set instruction of (8) before this instruction selects either RAM. In addition, either instruction (7) or (8) must be executed immediately before this instruction. If no address set instruction is executed before a read instruction, the first data read becomes invalid. If read instructions are executed consecutively, data is normally read from the second time. However, if the cursor is shifted by the Cursor Shift instruction when reading DD RAM, there is no need to execute an address set instruction because the Cursor Shift instruction does this. After the read operation, the address is automatically incremented or decremented by one according to the entry mode, but the display is not shifted. Note: The AC is automatically incremented or decremented by one according to the entry mode after a write instruction is executed to write data in CG RAM or DD RAM. However, the data of the RAM selected by the AC are not read out even if a read instruction is executed immediately afterwards. Correct data is read out under the following conditions. - · An address set instruction is executed immediately before readout. - For DD RAM, the Cursor Shift instruction is executed immediately before readout. - The second, or later, instruction is executed in consecutive execution of read instructions. # 2.6 Examples of Instruction Use # (1) Interface data length: Eight bits | No. | Instruction | Display | Operation | | | |-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------|--|--| | 1 | Power-on RS R/W DB <sub>7</sub> — DB <sub>0</sub> | | The built-in reset circuit initializes the module. | | | | 2 | Function Set RS R/W DB <sub>7</sub> — DB <sub>0</sub> 0 0 0 1 1 1 * * * | | The interface data length is set to 8 bits. The character format becomes 5 x 7 dotmatrix at 1/16 duty cycle. | | | | 3 | Display ON/OFF Control RS R/W DB7 — DB0 0 0 0 0 1 1 1 0 | | The display and cursor are turned ON, but nothing is displayed. | | | | 4 | Entry Mode Set RS R/W DB <sub>7</sub> — DB <sub>0</sub> 0 0 0 0 0 0 1 1 0 | | The address is incremented by one and the cursor shifts to the right in a write operation to internal RAM. The display is not shifted. | | | | 5 | Write to CG RAM or DD RAM RS R/W DB7 — DB0 1 0 0 1 0 0 1 0 0 | L | L is written. The AC is incremented by one and the cursor shifts to the right. | | | | 6 | Write to CG RAM or DD RAM RS R/W DB <sub>7</sub> DB <sub>0</sub> 1 0 0 1 0 0 1 1 | | C is written. | | | | 7 | • | | | | | | 8 | Write to CG RAM or DD RAM RS R/W DB7 — DB0 1 0 0 0 1 0 0 1 | LCD MODULE M1632 | 2 is written in digit 16. Cursor disappears. | | | | | | ! | | |-----|-----------------------------------------------------------------------------------------|--------------------------------------|----------------------------------------------------------------------------| | No. | instruction | Display | Operation | | 9 | DD RAM address set RS R/W DB <sub>7</sub> — DB <sub>0</sub> 0 0 1 1 0 0 0 0 0 | LCD MODULE M1632 | The DD RAM address is set so that the cursor appears at digit 1 of line 2. | | 10 | Write to CG RAM or DD RAM RS R/W DB <sub>7</sub> — DB <sub>0</sub> 1 0 0 0 1 1 0 0 0 1 | LCD MODULE M1632 | 1 is written. | | 11 | Write to CG RAM or DD RAM RS R-W DB <sub>7</sub> — DB <sub>0</sub> 1 0 0 0 1 1 0 1 1 0 | LCD MODULE M1632 | 6 is written. | | 12 | | | | | 13 | Write to CG RAM or DD RAM RS R/W DB <sub>7</sub> — DB <sub>0</sub> 1 0 0 1 0 1 0 0 1 1 | LCD MODULE M1632<br>16DIGITS, 2LINES | S is written. | | 14 | DD RAM address set RS R/W DB <sub>7</sub> — DB <sub>0</sub> 0 0 1 0 0 0 0 0 0 | LCD MODULE M1632<br>16DIGITS, 2LINES | The cursor returns to the home position. | | 15 | Display clear RS R/W DB <sub>7</sub> — DB <sub>0</sub> 0 0 0 0 0 0 0 0 1 | | All the display disappears and the cursor remains at the home position. | | 16 | | | | # (2) Interface data length: Four bits | No. | Instruction | Display | Operation | |-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------| | 1 | Power-on RS R/W DB <sub>7</sub> — DB <sub>4</sub> | | The built-in reset circuit initializes the module. | | 2 | RS R/W DB <sub>7</sub> — DB <sub>4</sub> 0 0 0 0 1 0 | | Four-bit operation mode is set. *Eight-bit operation mode is set by initialization, and the instruction is executed only once. | | 3 | Function Set RS R/W DB <sub>7</sub> — DB <sub>4</sub> 0 0 0 0 1 0 0 0 1 * * * | | The 4-bit operation mode, 1/16 duty cycle, and 5 x 7 dot-matrix character format are selected. Then 4-bit operation mode starts. | | 4 | Display ON/OFF Control RS R/W DB7 — DB4 0 0 0 0 0 0 0 1 1 1 0 | | The display and cursor are turned ON, but nothing is displayed. | | 5 | Entry Mode Set RS R√W DB <sub>7</sub> — DB <sub>4</sub> 0 0 0 0 0 0 0 0 0 1 1 0 | | The address is incremented by one and the cursor shifts to the right in a write operation to internal RAM. The display is not shifted. | | 6 | Write to CG RAM or DD RAM. RS R/W DB <sub>7</sub> — DB <sub>4</sub> 1 0 0 1 0 0 1 0 1 1 0 0 | L_ | L is written, the AC is incremented by one and the cursor shifts to the right. | # 2.7 MPU Connection Diagrams ## 2.7.1 Z80A ## 2.7.2 Z80A and 8255A